3.3-V Phase-Lock Loop Clock Driver With 3-State Outputs
The CDC2509 is a high-performance, low-skew, low-jitter, phase-lock loop (PLL) Clock Driver They use a PLL to precisely align, in both frequency and phase, the feedback (FBOUT) output to the Clock (CLK) input signal. They are specifically designed for use with synchronous DRAMs The CDC2509 operates at 3.3-V VCC and provides integrated series-damping resistors that make it ideal for driving point-to-point loads.
One bank of five outputs and one bank of four outputs provide nine low-skew, low-jitter copies of CLK. Output signal duty cycles are adjusted to 50 percent, independent of the duty cycle at CLK. Each bank of outputs CAN be enabled or disabled separately via the control (1G and 2G) inputs. When the G inputs are high, the outputs Switch in phase and frequency with CLK; when the G inputs are low, the outputs are disabled to the logic-low state.
Unlike many products containing PLLs the CDC2509 does not require external RC networks. The loop Filter for the PLL is included on-chip, minimizing component count, board space, and cost.
Because it is based on PLL circuitry, the CDC2509 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required following power up and application of a fixed-frequency, fixed-phase signal at CLK, as well as following any changes to the PLL reference or feedback signals. The PLL CAN be bypassed for test purposes by strapping AVCC to ground.
The CDC2509 is characterized for operation from 0C to 70C.
By Texas Instruments
|CDC2509CPW||Texas Instruments||1-to-9 PLL Clock Driver 24-TSSOP|
|CDC2509CPWG4||Texas Instruments||1-to-9 PLL Clock Driver 24-TSSOP|
|CDC2509CPWR||Texas Instruments||1-to-9 PLL Clock Driver 24-TSSOP|
|CDC2509CPWRG4||Texas Instruments||1-to-9 PLL Clock Driver 24-TSSOP|
|CDC2509BPWR||Texas Instruments||1-to-9 PLL Clock Driver 24-TSSOP 0 to 70|
|CDC2509BPWG4||Texas Instruments||1-to-9 PLL Clock Driver 24-TSSOP 0 to 70|
|CDC2509BPW||Texas Instruments||1-to-9 PLL Clock Driver 24-TSSOP 0 to 70|
|CDC2509BPWRG4||Texas Instruments||1-to-9 PLL Clock Driver 24-TSSOP 0 to 70|
|CDC2509APWRG4||Texas Instruments||3.3-V Phase-Lock Loop Clock Driver With 3-State Outputs 24-TSSOP 0 to 70|
|CDC2509APWR||Texas Instruments||3.3-V Phase-Lock Loop Clock Driver With 3-State Outputs 24-TSSOP 0 to 70|
|CDC2509 Pb-Free||CDC2509 Cross Reference||CDC2509 Schematic||CDC2509 Distributor|
|CDC2509 Application Notes||CDC2509 RoHS||CDC2509 Circuits||CDC2509 footprint|