3.3V Phase Lock Loop Clock Driver
The CDC509 is a high-performance, low-skew, low-jitter, phase-lock loop (PLL) Clock Driver It uses a PLL to precisely align, in both frequency and phase, the feedback (FBOUT) output to the Clock (CLK) input signal. It is specifically designed for use with synchronous DRAMs The CDC509 operates at 3.3-V VCC and is designed to drive up to five Clock loads per output.
One bank of five outputs and one bank of four outputs provide nine low-skew, low-jitter copies of CLK. Output signal duty cycles are adjusted to 50 percent, independent of the duty cycle at CLK. Each bank of outputs CAN be enabled or disabled separately via the control (1G and 2G) inputs. When the G inputs are high, the outputs Switch in phase and frequency with CLK; when the G inputs are low, the outputs are disabled to the logic-low state.
Unlike many products containing PLLs the CDC509 does not require external RC networks. The loop Filter for the PLL is included on-chip, minimizing component count, board space, and cost.
Because it is based on PLL circuitry, the CDC509 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required, following power up and application of a fixed-frequency, fixed-phase signal at CLK, as well as following any changes to the PLL reference or feedback signals. The PLL CAN be bypassed for test purposes by strapping AVCC to ground.
The CDC509 is characterized for operation from 0C to 70C.
By Texas Instruments
|CDC509 Pb-Free||CDC509 Cross Reference||CDC509 Schematic||CDC509 Distributor|
|CDC509 Application Notes||CDC509 RoHS||CDC509 Circuits||CDC509 footprint|