MAX9324 One-to-Five LVPECL/LVCMOS Output Clock And Data Driver

The MAX9324 low-skew, low-jitter, Clock and data driver distributes a differential LVPECL input to four differential LVPECL outputs and one single-ended LVCMOS output. All outputs default to Logic low when the differential inputs equal GND or are left open. The MAX9324 operates from 3.0V to 3.6V, making it ideal for 3.3V systems, and consumes only 25mA (max) of supply current.
The MAX9324 features low 150ps (max) part-to-part skew, low 15ps output-to-output skew, and low 1.7ps RMS jitter, making the device ideal for Clock and data distribution across a Backplane or board. CLK_EN and SEOUT_Z control the status of the various outputs. Asserting CLK_EN low configures the differential (Q_, Q_) outputs to a differential low condition and SEOUT to a single-ended logic-low state. CLK_EN operation is synchronous with the CLK_ inputs. A Logic high on SEOUT_Z places SEOUT in a high-impedance state. SEOUT_Z is asynchronous with the CLK (active-low CLK) inputs.
The MAX9324 is available in space-saving 20-pin TSSOP and ultra-small 20-pin 4mm x 4mm thin QFN packages and operates over the extended (-40C to +85C) temperature range.
By Maxim Integrated Products
MAX9324 's PackagesMAX9324 's pdf datasheet

MAX9324 Pinout, Pinouts
MAX9324 pinout,Pin out
This is one package pinout of MAX9324,If you need more pinouts please download MAX9324's pdf datasheet.

MAX9324 circuits will be updated soon..., now you can download the pdf datasheet to check the circuits!

Related Electronics Part Number

Related Keywords:

MAX9324 Pb-Free MAX9324 Cross Reference MAX9324 Schematic MAX9324 Distributor
MAX9324 Application Notes MAX9324 RoHS MAX9324 Circuits MAX9324 footprint