1M X 32Bits X 4Banks Mobile Synchronous DRAM

These N128D3233LPAF2 are mobile 134,217,728 bits CMOS Synchronous DRAM organized as 4 banks of 1,048,576 words x 32 bits. These products are offering fully synchronous operation and are referenced to a positive edge of the Clock All inputs and outputs are synchronized with the rising edge of the Clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output voltage levels are compatible with LVCMOS. By NanoAmp Solutions, Inc.
N128D3233LPAF2 's PackagesN128D3233LPAF2 's pdf datasheet
N128D3233LPAF2-60I FBGA
N128D3233LPAF2-75I FBGA
N128D3233LPAF2-10I FBGA

N128D3233LPAF2 Pinout, Pinouts
N128D3233LPAF2 pinout,Pin out
This is one package pinout of N128D3233LPAF2,If you need more pinouts please download N128D3233LPAF2's pdf datasheet.

N128D3233LPAF2 circuits will be updated soon..., now you can download the pdf datasheet to check the circuits!

Related Electronics Part Number

Related Keywords:

N128D3233LPAF2 Pb-Free N128D3233LPAF2 Cross Reference N128D3233LPAF2 Schematic N128D3233LPAF2 Distributor
N128D3233LPAF2 Application Notes N128D3233LPAF2 RoHS N128D3233LPAF2 Circuits N128D3233LPAF2 footprint
Hot categories