Scan Test Devices With 18-Bit Universal Bus Transceiver
The SN74ABT18502 scan test device with an 18-bit universal Bus Transceiver is a member of the Texas Instruments SCOPE? testability IC family. This family of devices supports IEEE Std 1149.1-1990 boundary scan to facilitate testing of complex circuit board assemblies. Scan access to the test circuitry is accomplished via the four-wire test access port (TAP) Interface
In the normal mode, this device is an 18-bit universal Bus Transceiver that combines D-type Latches and D-type Flip-Flops to allow data flow in transparent, latched, or clocked modes. The device CAN be used either as two 9-bit transceivers or one 18-bit transceiver. The test circuitry CAN be activated by the TAP to take snapshot samples of the data appearing at the device pins or to perform a self test on the boundary test cells. Activating the TAP in the normal mode does not affect the functional operation of the SCOPE universal Bus Transceivers
Data flow in each direction is controlled by output-enable (OEAB and OEBA), latch-enable (LEAB and LEBA), and Clock (CLKAB and CLKBA) inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is high. When LEAB is low, the A-bus data is latched while CLKAB is held at a static low or high Logic level. Otherwise, if LEAB is low, A-bus data is stored on a low-to-high transition of CLKAB. When OEAB is low, the B outputs are active. When OEAB is high, the B outputs are in the high-impedance state. B-to-A data flow is similar to A-to-B data flow but uses the OEBA, LEBA, and CLKBA inputs.
In the test mode, the normal operation of the SCOPE universal Bus Transceivers is inhibited, and the test circuitry is enabled to observe and control the I/O boundary of the device. When enabled, the test circuitry performs boundary scan test operations according to the protocol described in IEEE Std 1149.1-1990.
Four dedicated test pins are used to observe and control the operation of the test circuitry: test data input (TDI), test data output (TDO), test mode select (TMS), and test Clock (TCK). Additionally, the test circuitry CAN perform other testing functions such as parallel signature analysis (PSA) on data inputs and pseudorandom pattern generation (PRPG) from data outputs. All testing and scan operations are synchronized to the TAP Interface
Additional flexibility is provided in the test mode through the use of two boundary-scan cells (BSCs) for each I/O pin. This allows independent test data to be captured and forced at either bus (A or B). A PSA/binary count up (PSA/COUNT) instruction is also included to ease the testing of Memories and other circuits where a binary count addressing scheme is useful.
By Texas Instruments
|SN74ABT18502PMG4||Texas Instruments||Scan Test Devices With 18-Bit Universal Bus Transceiver 64-LQFP -40 to 85|
|SN74ABT18502PMR||Texas Instruments||Scan Test Devices With 18-Bit Universal Bus Transceiver 64-LQFP -40 to 85|
|SN74ABT18502PM||Texas Instruments||Scan Test Devices With 18-Bit Universal Bus Transceiver 64-LQFP -40 to 85|
|SN74ABT18502PMRG4||Texas Instruments||ABT SERIES, DUAL 9-BIT BOUNDARY SCAN REG TRANSCEIVER, TRUE OUTPUT, PQFP64, GREEN, PLASTIC, LQFP-64|
|SN74ABT18502 Pb-Free||SN74ABT18502 Cross Reference||SN74ABT18502 Schematic||SN74ABT18502 Distributor|
|SN74ABT18502 Application Notes||SN74ABT18502 RoHS||SN74ABT18502 Circuits||SN74ABT18502 footprint|