Scan Test Devices With 18-Bit Bus Transceivers And Registers
This scan test device with an 18-bit Bus Transceiver and Register is a member of the Texas Instruments SCOPE? testability IC family. This device supports IEEE Std 1149.1-1990 boundary scan to facilitate testing of complex circuit board assemblies. Scan access to the test circuitry is accomplished via the four-wire test access port (TAP) Interface
In the normal mode, this device is an 18-bit Bus Transceiver and Register that allows for multiplexed transmission of data directly from the input bus or from the internal Registers It CAN be used either as two 9-bit transceivers or one 18-bit transceiver. The test circuitry CAN be activated by the TAP to take snapshot samples of the data appearing at the device pins or to perform a self-test on the boundary test cells. Activating the TAP in the normal mode does not affect the functional operation of the SCOPE Bus Transceivers and Registers
Data flow in each direction is controlled by Clock (CLKAB and CLKBA), select (SAB and SBA), and output-enable (OEAB and OEBA) inputs. For A-to-B data flow, data on the A bus is clocked into the associated Registers on the low-to-high transition of CLKAB. When SAB is low, real-time A data is selected for presentation to the B bus (transparent mode). When SAB is high, stored A data is selected for presentation to the B bus (registered mode). When OEAB is high, the B outputs are active. When OEAB is low, the B outputs are in the high-impedance state. Control for B-to-A data flow is similar to that for A-to-B data flow but uses CLKBA, SBA, and OEBA inputs. Since the OEBA input is active-low, the A outputs are active when OEBA is low and are in the high-impedance state when OEBA is high. Figure 1 illustrates the four fundamental bus-management functions that CAN be performed with the SN74ABT18652.
In the test mode, the normal operation of the SCOPE Bus Transceivers and Registers is inhibited, and the test circuitry is enabled to observe and control the I/O boundary of the device. When enabled, the test circuitry CAN perform boundary scan test operations according to the protocol described in IEEE Std 1149.1-1990.
Four dedicated test pins are used to observe and control the operation of the test circuitry: test data input (TDI), test data output (TDO), test mode select (TMS), and test Clock (TCK). Additionally, the test circuitry CAN perform other testing functions, such as parallel signature analysis on data inputs and pseudorandom pattern generation from data outputs. All testing and scan operations are synchronized to the TAP Interface
Additional flexibility is provided in the test mode through the use of two boundary scan cells (BSCs) for each I/O pin. This allows independent test data to be captured and forced at either bus (A or B). A PSA/COUNT instruction is also included to ease the testing of Memories and other circuits where a binary count addressing scheme is useful.
By Texas Instruments
|SN74ABT18652 Pb-Free||SN74ABT18652 Cross Reference||SN74ABT18652 Schematic||SN74ABT18652 Distributor|
|SN74ABT18652 Application Notes||SN74ABT18652 RoHS||SN74ABT18652 Circuits||SN74ABT18652 footprint|