Synchronous 4-Bit Up/Down Binary Counters

These synchronous presettable Counters SN74LS669 feature an internal carry look-ahead for cascading in high-speed counting applications. The 'LS668 are decade Counters and the 'LS669 are 4-bit binary Counters Synchronous operation is provided by having all Flip-Flops clocked simultaneously so that the outputs change coincident with each other when so instructed by the count-enable inputs and internal gating. This mode of operation helps eliminate the output counting spikes that are normally associated with asynchronous (ripple-clock) Counters A buffered Clock input triggers the four master-slave Flip-Flops on the rising (positive-going) edge of the Clock waveform.
These Counters are fully programmable; that is, the outputs may each be preset to either level. The load input circuitry allows loading with the carry-enable output of cascaded Counters As loading is synchronous, setting up a low level at the load input disables the Counter and causes the outputs to agree with the data inputs after the next Clock pulse.
The carry look-ahead circuitry provides for cascading Counters for n-bit synchronous applications without additional gating. Instrumental in accomplishing this function are two count-enable inputs and a carry output. Both count enable inputs (P and T) must be low to count. The direction of the count is determined by the level of the up/down input. When the input is high, the Counter counts up; when low, it counts down. Input T is fed forward to enable the carry output. The carry output thus enabled will produce a low-level output pulse when the count is maximum counting up or zero counting down. This low-level overflow carry pulse CAN be used to enable successive cascaded stages. Transitions at the enable P or T inputs are allowed regardless of the level of the Clock input. All inputs are diode-clamped to minimize transmission-line effects, thereby simplifying system design.
These Counters feature a fully independent Clock circuit. Changes at control inputs (enable P, enable T, load, up/down) that will modify the operating mode have no effect until clocking occurs. The function of the Counter (whether enabled, disabled, loading, or counting) will be dictated solely by the conditions meeting the stable setup and hold times.
The 'LS668 and 'LS669 are completely new designs. Compared to the original 'LS168 and 'LS169, they feature 0-nanosecond minimum hold time, reduced input currents IIH and IIL, and all buffered outputs.
By Texas Instruments
SN74LS669 's PackagesSN74LS669 's pdf datasheet
SN74LS669D SOIC
SN74LS669DE4 SOIC
SN74LS669DG4 SOIC
SN74LS669J DIP
SN74LS669N PDIP
SN74LS669NE4 PDIP




SN74LS669 Pinout, Pinouts
SN74LS669 pinout,Pin out
This is one package pinout of SN74LS669,If you need more pinouts please download SN74LS669's pdf datasheet.

SN74LS669 circuits will be updated soon..., now you can download the pdf datasheet to check the circuits!

Related Electronics Part Number

Related Keywords:

SN74LS669 Pb-Free SN74LS669 Cross Reference SN74LS669 Schematic SN74LS669 Distributor
SN74LS669 Application Notes SN74LS669 RoHS SN74LS669 Circuits SN74LS669 footprint
Hot categories