Embedded Test-Bus Controllers IEEE STD 1149.1 (JTAG) TAP Masters W/ 8-Bit Generic Host Interfaces
The ?LVT8980A embedded test-bus controllers (eTBCs) are members of the TI broad family of testability integrated circuits. This family of devices supports IEEE Std 1149.1-1990 boundary scan to facilitate testing of complex circuit assemblies. Unlike most other devices of this family, the eTBCs are not boundary-scannable devices; rather, their function is to master an IEEE Std 1149.1 (JTAG) test access port (TAP) under the command of an embedded host Microprocessor Microcontroller Thus, the eTBCs enable the practical and effective use of the IEEE Std 1149.1 test-access infrastructure to support embedded/built-in test, emulation, and configuration/maintenance facilities at board and system levels.
The eTBCs master all TAP signals required to support one 4- or 5-wire IEEE Std 1149.1 serial test bus: test Clock (TCK), test mode select (TMS), test data input (TDI), test data output (TDO), and test reset (TRST). All such signals CAN be connected directly to the associated target IEEE Std 1149.1 devices without need for additional Logic or buffering. However, as well as being directly connected, the TMS, TDI, and TDO signals CAN be connected to distant target IEEE Std 1149.1 devices via a pipeline, with a retiming delay of up to 15 TCK cycles; the eTBCs automatically handle all associated serial-data justification.
Conceptually, the eTBCs operate as simple 8-bit memory- or I/O-mapped peripherals to a Microprocessor Microcontroller (host). High-level commands and parallel data are passed to/from the eTBCs via their generic host Interface which includes an 8-bit data bus (D7?D0) and a 3-bit address bus (A2?A0). Read/write select (R/W) and strobe (STRB) signals are implemented so that the critical host-interface Timing is independent of the CLKIN period. An asynchronous ready (RDY) indicator is provided to hold off, or insert wait states into, a host read/write cycle when the eTBCs cannot respond immediately to the requested read/write operation.
High-level commands are issued by the host to cause the eTBCs to generate the TMS sequences necessary to move the test bus from any stable TAP-controller state to any other such stable state, to scan instruction or data through test Registers in target devices, and/or to execute instructions in the Run-Test/Idle TAP state. A 32-bit Counter CAN be programmed to allow a predetermined number of scan or execute cycles.
During scan operations, serial data that appears at the TDI input is transferred into a serial to 4 8-bit-parallel first-in/first-out (FIFO) read Buffer which CAN then be read by the host to obtain the return serial-data stream up to eight bits at a time. Serial data that is to be transmitted from the TDO output is written by the host, up to eight bits at a time, to a 4 8-bit-parallel to serial FIFO write Buffer
In addition to such simple state-movement, scan, and run-test operations, the eTBCs support several additional commands that provide for input-only scans, output-only scans, recirculate scans (in which TDI is mirrored back to TDO), and a scan mode that generates the protocols used to support multidrop TAP configurations using TI?s addressable scan port. Two loopback modes also are supported that allow the Microprocessor Microcontroller host to monitor the TDO or TMS data streams output by the eTBCs.
The eTBCs? flexible clocking architecture allows the user to choose between free-running (in which the TCK always follows CLKIN) and gated modes (in which the TCK output is held static except during state-move, run-test, or scan cycles) as well as to divide down TCK from CLKIN. A Discrete mode also is available in which the TAP is driven strictly by read/write cycles under full control of the Microprocessor Microcontroller host. These features ensure that virtually any IEEE Std 1149.1 target device or device chain CAN be serviced by the eTBCs, even where such may not fully comply to IEEE Std 1149.1
While most operations of the eTBCs are synchronous to CLKIN, a test-output enable (TOE) is provided for output control of the TAP outputs, and a reset (RST) input is provided for hardware reset of the eTBCs. The former CAN be used to disable the eTBCs so that an external controller CAN master the associated IEEE Std 1149.1 test bus.
By Texas Instruments
|SN74LVT8980ADWR||Texas Instruments||Embedded Test-Bus Controllers IEEE STD 1149.1 (JTAG) TAP Masters W/ 8-Bit Generic Host Interfaces 24-SOIC -40 to 85|
|SN74LVT8980ADWRG4||Texas Instruments||Embedded Test-Bus Controllers IEEE STD 1149.1 (JTAG) TAP Masters W/ 8-Bit Generic Host Interfaces 24-SOIC -40 to 85|
|SN74LVT8980ADW||Texas Instruments||Embedded Test-Bus Controllers IEEE STD 1149.1 (JTAG) TAP Masters W/ 8-Bit Generic Host Interfaces 24-SOIC -40 to 85|
|SN74LVT8980AIDWREP||Texas Instruments||Enhanced Product Embedded Test-Bus Controllers Ieee Std 1149.1 (Jtag) Tap Masters 24-SOIC -40 to 85|
|V62/03668-01XE||Texas Instruments||Enhanced Product Embedded Test-Bus Controllers Ieee Std 1149.1 (Jtag) Tap Masters 24-SOIC -40 to 85|
|SN74LVT8980A Pb-Free||SN74LVT8980A Cross Reference||SN74LVT8980A Schematic||SN74LVT8980A Distributor|
|SN74LVT8980A Application Notes||SN74LVT8980A RoHS||SN74LVT8980A Circuits||SN74LVT8980A footprint|