Fixed-Point Digital Signal Processor

The TMS320C64x+ DSPs (including the TMS320C6455 device) are the highest-performance fixed-point DSP generation in the TMS320C6000 DSP platform. The C6455 device is based on the third-generation high-performance, advanced VelociTI very-long-instruction-word (VLIW) architecture developed by Texas Instruments (TI), making these DSPs an excellent choice for applications including Video and telecom infrastructure, imaging/medical, and Wireless infrastructure (WI). The C64x+ devices are upward code-compatible from previous devices that are part of the C6000 DSP platform. Based on 90-nm process technology and with performance of up to 9600 million instructions per second (MIPS) [or 9600 16-bit MMACs per cycle] at a 1.2-GHz Clock rate, the C6455 device offers cost-effective solutions to high-performance DSP programming challenges. The C6455 DSP possesses the operational flexibility of high-speed controllers and the numerical capability of array processors. The C64x+ DSP core employs eight functional units, two Register files, and two data paths. Like the earlier C6000 devices, two of these eight functional units are multipliers or .M units. Each C64x+ .M unit doubles the multiply throughput versus the C64x core by performing four 16-bit x 16-bit multiply-accumulates (MACs) every Clock cycle. Thus, eight 16-bit x 16-bit MACs CAN be executed every cycle on the C64x+ core. At a 1.2-GHz Clock rate, this means 9600 16-bit MMACs CAN occur every second. Moreover, each multiplier on the C64x+ core CAN compute one 32-bit x 32-bit MAC or four 8-bit x 8-bit MACs every Clock cycle.
The C6455 device includes Serial RapidIO. This high bandwidth peripheral dramatically improves system performance and reduces system cost for applications that include multiple DSPs on a board, such as Video and telecom infrastructures and medical/imaging. The C6455 DSP integrates a large amount of on-chip memory organized as a two-level memory system. The level-1 (L1) program and data Memories on the C6455 device are 32KB each. This memory CAN be configured as mapped RAM, cache, or some combination of the two. When configured as cache, L1 program (L1P) is a direct mapped cache where as L1 data (L1D) is a two-way set associative cache. The level 2 (L2) memory is shared between program and data space and is 2096KB in size. L2 memory CAN also be configured as mapped RAM, cache, or some combination of the two. The C64x+ Megamodule also has a 32-bit peripheral configuration (CFG) port, an internal DMA (IDMA) controller, a system component with reset/boot control, interrupt/exception control, a power-down control, and a free-running 32-bit Timer for time stamp.
The peripheral set includes: an inter-integrated circuit bus module (I2C); two multichannel buffered serial ports (McBSPs); an 8-bit Universal Test and Operations PHY Interface for Asynchronous Transfer Mode (ATM) Slave [UTOPIA Slave] port; two 64-bit general-purpose Timers (also configurable as four 32-bit timers); a user-configurable 16-bit or 32-bit host-port Interface (HPI16/HPI32); a peripheral component interconnect (PCI); a 16-pin general-purpose input/output port (GPIO) with programmable interrupt/event generation modes; an 10/100/1000 Ethernet media access controller (EMAC), which provides an efficient Interface between the C6455 DSP core processor and the network; a management data input/output (MDIO) module (also part of the EMAC) that continuously polls all 32 MDIO addresses in order to enumerate all PHY devices in the system; a glueless external memory Interface (64-bit EMIFA), which is capable of interfacing to synchronous and asynchronous peripherals; and a 32-bit DDR2 SDRAM Interface
The I2C ports on the C6455 allows the DSP to easily control peripheral devices and communicate with a host processor. In addition, the standard multichannel buffered serial port (McBSP) may be used to communicate with serial peripheral Interface (SPI) mode peripheral devices.
The C6455 device has two high-performance embedded coprocessors [enhanced Viterbi Decoder Coprocessor (VCP2) and enhanced Turbo Decoder Coprocessor (TCP2)] that significantly speed up channel-decoding operations on-chip. The VCP2 operating at CPU Clock divided-by-3 CAN decode over 694 7.95-Kbps adaptive multi-rate (AMR) [K = 9, R = 1/3] voice channels. The VCP2 supports constraint lengths K = 5, 6, 7, 8, and 9, rates R = 3/4, 1/2, 1/3, 1/4, and 1/5 and flexible polynomials, while generating hard decisions or soft decisions. The TCP2 operating at CPU Clock divided-by-3 CAN decode up to fifty 384-Kbps or eight 2-Mbps turbo encoded channels (assuming 6 iterations). The TCP2 implements the max*log-map algorithm and is designed to support all polynomials and rates required by Third-Generation Partnership Projects (3GPP and 3GPP2), with fully programmable frame length and turbo interleaver. Decoding p 1b82 arameters such as the number of iterations and stopping criteria are also programmable. Communications between the VCP2/TCP2 and the CPU are carried out through the EDMA3 controller.
The C6455 has a complete set of development tools which includes: a new C compiler, an assembly optimizer to simplify programming and scheduling, and a Windows debugger Interface for visibility into source code execution.
By Texas Instruments
Part Manufacturer Description Datasheet Samples
TMS320C6455BGTZ8 Texas Instruments Fixed-Point Digital Signal Processor 697-FCBGA 0 to 90
TMS320C6455BCTZA Texas Instruments Fixed-Point Digital Signal Processor 697-FCBGA -40 to 105
TMS320C6455DZTZ7 Texas Instruments OTHER DSP
TMS320C6455BCTZ Texas Instruments Fixed-Point Digital Signal Processor 697-FCBGA 0 to 90
TMS320C6455BGTZ Texas Instruments Fixed-Point Digital Signal Processor 697-FCBGA 0 to 90
TMS320C6455BGTZA Texas Instruments Fixed-Point Digital Signal Processor 697-FCBGA -40 to 105
TMS320C6455DZTZA8 Texas Instruments OTHER DSP
TMS320C6455DZTZ8 Texas Instruments OTHER DSP
TMS320C6455BGTZ7 Texas Instruments Fixed-Point Digital Signal Processor 697-FCBGA 0 to 90
TMS320C6455BGTZ2 Texas Instruments Fixed-Point Digital Signal Processor 697-FCBGA 0 to 90
TMS320C6455 's PackagesTMS320C6455 's pdf datasheet

TMS320C6455 Pinout, Pinouts
TMS320C6455 pinout,Pin out
This is one package pinout of TMS320C6455,If you need more pinouts please download TMS320C6455's pdf datasheet.

TMS320C6455 circuits will be updated soon..., now you can download the pdf datasheet to check the circuits!

Related Electronics Part Number

Related Keywords:

TMS320C6455 Pb-Free TMS320C6455 Cross Reference TMS320C6455 Schematic TMS320C6455 Distributor
TMS320C6455 Application Notes TMS320C6455 RoHS TMS320C6455 Circuits TMS320C6455 footprint
Hot categories